

# Marvell<sup>®</sup> OCTEON 10 DPU Platform

DPU family designed for demanding cloud, 5G wireless, enterprise, carrier and datacenters applications

### **Overview**

Industry's first processor family based on 5nm ARM Neoverse N2 platform: OCTEON 10 DPU family is built on TSMC's 5nm process and incorporates 64-bit ARM Neoverse N2 cores. This technology combination enables 3x jump in compute performance (SPECint/Core/GHz) and 50% reduction in power over previous generation of OCTEON DPUs.

Delivering Superior Performance with innovative Hardware Acceleration Engines: OCTEON 10 sets new standards for power, control and dataplane acceleration with integrated 1 Terabit switch, true inline crypto and highly programmable packet processing. Datapath and security workloads performance ranges from power optimized 50G to 140G. Hardware based ML engine delivers 100x performance gains over software processing. VPP based hardware accelerators improve packet processing rate by up to 5x.

<u>High Speed I/O:</u> OCTEON 10 family supports advanced I/O interfaces including DDR5, PCIe 5.0, and highly optimized silicon proven 56G SerDes.

#### **Block Diagram**



### **Key Features**

- 8 to 24 64-bit ARM Neoverse N2 cores with speeds up to 2.7 GHz
- Up to 24 MB L2 and 48 MB L3 cache
- Up to 6 DDR5 at 5600 MTS
- Comprehensive hardware accelerators
  - Hardware ML/AI Acceleration Engine
  - Hardware based VPP accelerator
  - Integrated 1Tb switch
  - True inline crypto
  - Highly programmable packet processors
  - Secure Boot
  - PCIe DMA Acceleration
- Rich set of I/O
  - PCIe 5.0
  - Up to 16 x50G ethernet lanes
  - Up to 56G SerDes lanes

## **Feature Matrix Table**

#### Software and Ecosystems

- Feature Rich SDK with standard toolchain
  - GCC
  - GDB, BinUtils
- · Virtualization and Containers
  - KVM
  - Docker/CNI
  - OVS
  - Kubernetes
- Standard DPDK, VPP, SPDK

| Metric           | CN102XX                   | CN103XX                           | CN106XX          | CN106XXS         |
|------------------|---------------------------|-----------------------------------|------------------|------------------|
| N2 Cores         | Up to 8                   | Up to 8                           | Up to 24         | Up to 24         |
| Max Frequency    | 2.7 GHz                   | 2.7 GHz                           | 2.5 GHz          | 2.5 GHz          |
| SPECint (2017)   | 37                        | 37                                | 102              | 102              |
| Cache (L2, L3)   | 8MB, 16MB                 | 8MB, 16MB                         | 24MB, 48MB       | 24MB, 48MB       |
| DDR5             | 2 at 5600MTS              | 2 at 5600MTS                      | 6 at 5200MTS     | 6 at 5200MTS     |
| Crypto           | Supported                 | Supported                         | Supported        | Supported        |
| Ethernet         | 4x10G +<br>2x10G or 16x1G | 4x50G/25G/10G +<br>2x10G or 16x1G | 4 x50G + 2x10G   | 16 x50G          |
| PCIe controllers | PCIe 3.0 Up to 6          | PCIe 5.0 Up to 6                  | PCIe 5.0 Up to 6 | PCIe 5.0 Up to 4 |
| Typical power    | 10-20W                    | 10-25W                            | 40W              | 50W              |



To deliver the data infrastructure technology that connects the world, we're building solutions on the most powerful foundation: our partnerships with our customers. Trusted by the world's leading technology companies for over 25 years, we move, store, process and secure the world's data with semiconductor solutions designed for our customers' current needs and future ambitions. Through a process of deep collaboration and transparency, we're ultimately changing the way tomorrow's enterprise, cloud, automotive, and carrier architectures transform—for the better.

Copyright © 2023 Marvell. All rights reserved. Marvell and the Marvell logo are trademarks of Marvell or its affiliates. Please visit <u>www.marvell.com</u> for a complete list of Marvell trademarks. Other names and brands may be claimed as the property of others.

Marvell\_OCTEON 10 DPU Platform\_PB Revised: 11/23